77 lines
2.2 KiB
C
77 lines
2.2 KiB
C
/*
|
|
* Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
|
|
*
|
|
* SPDX-License-Identifier: BSD-3-Clause
|
|
*/
|
|
|
|
#ifndef BOARD_CSS_DEF_H
|
|
#define BOARD_CSS_DEF_H
|
|
|
|
#include <lib/utils_def.h>
|
|
#include <plat/arm/board/common/v2m_def.h>
|
|
#include <plat/arm/soc/common/soc_css_def.h>
|
|
#include <plat/common/common_def.h>
|
|
|
|
/*
|
|
* Definitions common to all ARM CSS-based development platforms
|
|
*/
|
|
|
|
/* Platform ID address */
|
|
#define BOARD_CSS_PLAT_ID_REG_ADDR 0x7ffe00e0
|
|
|
|
/* Platform ID related accessors */
|
|
#define BOARD_CSS_PLAT_ID_REG_ID_MASK 0x0f
|
|
#define BOARD_CSS_PLAT_ID_REG_ID_SHIFT 0x0
|
|
#define BOARD_CSS_PLAT_ID_REG_VERSION_MASK 0xf00
|
|
#define BOARD_CSS_PLAT_ID_REG_VERSION_SHIFT 0x8
|
|
#define BOARD_CSS_PLAT_TYPE_RTL 0x00
|
|
#define BOARD_CSS_PLAT_TYPE_FPGA 0x01
|
|
#define BOARD_CSS_PLAT_TYPE_EMULATOR 0x02
|
|
#define BOARD_CSS_PLAT_TYPE_FVP 0x03
|
|
|
|
#ifndef __ASSEMBLER__
|
|
|
|
#include <lib/mmio.h>
|
|
|
|
#define BOARD_CSS_GET_PLAT_TYPE(addr) \
|
|
((mmio_read_32(addr) & BOARD_CSS_PLAT_ID_REG_ID_MASK) \
|
|
>> BOARD_CSS_PLAT_ID_REG_ID_SHIFT)
|
|
|
|
#endif /* __ASSEMBLER__ */
|
|
|
|
|
|
#define MAX_IO_DEVICES 3
|
|
#define MAX_IO_HANDLES 4
|
|
|
|
/* Reserve the last block of flash for PSCI MEM PROTECT flag */
|
|
#define PLAT_ARM_FIP_BASE V2M_FLASH0_BASE
|
|
#define PLAT_ARM_FIP_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
|
|
|
|
#define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE
|
|
#define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
|
|
|
|
/*
|
|
* Required platform porting definitions common to all ARM CSS-based
|
|
* development platforms
|
|
*/
|
|
#define PLAT_ARM_DRAM2_BASE ULL(0x880000000)
|
|
#define PLAT_ARM_DRAM2_SIZE ULL(0x180000000)
|
|
|
|
/* UART related constants */
|
|
#define PLAT_ARM_BOOT_UART_BASE SOC_CSS_UART0_BASE
|
|
#define PLAT_ARM_BOOT_UART_CLK_IN_HZ SOC_CSS_UART0_CLK_IN_HZ
|
|
|
|
#define PLAT_ARM_RUN_UART_BASE SOC_CSS_UART1_BASE
|
|
#define PLAT_ARM_RUN_UART_CLK_IN_HZ SOC_CSS_UART1_CLK_IN_HZ
|
|
|
|
#define PLAT_ARM_SP_MIN_RUN_UART_BASE SOC_CSS_UART1_BASE
|
|
#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ SOC_CSS_UART1_CLK_IN_HZ
|
|
|
|
#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_RUN_UART_BASE
|
|
#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_RUN_UART_CLK_IN_HZ
|
|
|
|
#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART0_BASE
|
|
#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
|
|
|
|
#endif /* BOARD_CSS_DEF_H */
|