86xx: Rename ccsr_ddr's sdram_mode_1, sdram_cfg_1 fields
Rename sdram_mode_1 to sdram_mode and sdram_cfg_1 to sdram_cfg to match the 86xx user's manual and other Freescale architectures Signed-off-by: Peter Tyser <ptyser@xes-inc.com> Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
This commit is contained in:
parent
f6155c6fbb
commit
e7ee23ec17
|
@ -154,7 +154,7 @@ phys_size_t fixed_sdram(void)
|
|||
ddr->timing_cfg_0 = 0x00260802;
|
||||
ddr->timing_cfg_1 = 0x3935d322;
|
||||
ddr->timing_cfg_2 = 0x14904cc8;
|
||||
ddr->sdram_mode_1 = 0x00480432;
|
||||
ddr->sdram_mode = 0x00480432;
|
||||
ddr->sdram_mode_2 = 0x00000000;
|
||||
ddr->sdram_interval = 0x06180fff; /* 0x06180100; */
|
||||
ddr->sdram_data_init = 0xDEADBEEF;
|
||||
|
@ -170,7 +170,7 @@ phys_size_t fixed_sdram(void)
|
|||
|
||||
udelay(500);
|
||||
|
||||
ddr->sdram_cfg_1 = 0xc3000000; /* 0xe3008000;*/
|
||||
ddr->sdram_cfg = 0xc3000000; /* 0xe3008000;*/
|
||||
|
||||
|
||||
#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
|
||||
|
|
|
@ -101,7 +101,7 @@ fixed_sdram(void)
|
|||
ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
|
||||
ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
|
||||
ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
|
||||
ddr->sdram_mode_1 = CONFIG_SYS_DDR_MODE_1;
|
||||
ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
|
||||
ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
|
||||
ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
|
||||
ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
|
||||
|
@ -119,9 +119,9 @@ fixed_sdram(void)
|
|||
|
||||
#if defined (CONFIG_DDR_ECC)
|
||||
/* Enable ECC checking */
|
||||
ddr->sdram_cfg_1 = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
|
||||
ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
|
||||
#else
|
||||
ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CONTROL;
|
||||
ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
|
||||
ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
|
||||
#endif
|
||||
asm("sync; isync");
|
||||
|
|
|
@ -127,9 +127,9 @@ long int fixed_sdram (void)
|
|||
ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
|
||||
ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
|
||||
ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
|
||||
ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CFG_1A;
|
||||
ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1A;
|
||||
ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CFG_2;
|
||||
ddr->sdram_mode_1 = CONFIG_SYS_DDR_MODE_1;
|
||||
ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
|
||||
ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
|
||||
ddr->sdram_mode_cntl = CONFIG_SYS_DDR_MODE_CTL;
|
||||
ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
|
||||
|
@ -140,7 +140,7 @@ long int fixed_sdram (void)
|
|||
|
||||
udelay (500);
|
||||
|
||||
ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CFG_1B;
|
||||
ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1B;
|
||||
asm ("sync; isync");
|
||||
|
||||
udelay (500);
|
||||
|
@ -158,9 +158,9 @@ long int fixed_sdram (void)
|
|||
ddr->timing_cfg_0 = CONFIG_SYS_DDR2_TIMING_0;
|
||||
ddr->timing_cfg_1 = CONFIG_SYS_DDR2_TIMING_1;
|
||||
ddr->timing_cfg_2 = CONFIG_SYS_DDR2_TIMING_2;
|
||||
ddr->sdram_cfg_1 = CONFIG_SYS_DDR2_CFG_1A;
|
||||
ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1A;
|
||||
ddr->sdram_cfg_2 = CONFIG_SYS_DDR2_CFG_2;
|
||||
ddr->sdram_mode_1 = CONFIG_SYS_DDR2_MODE_1;
|
||||
ddr->sdram_mode = CONFIG_SYS_DDR2_MODE_1;
|
||||
ddr->sdram_mode_2 = CONFIG_SYS_DDR2_MODE_2;
|
||||
ddr->sdram_mode_cntl = CONFIG_SYS_DDR2_MODE_CTL;
|
||||
ddr->sdram_interval = CONFIG_SYS_DDR2_INTERVAL;
|
||||
|
@ -171,7 +171,7 @@ long int fixed_sdram (void)
|
|||
|
||||
udelay (500);
|
||||
|
||||
ddr->sdram_cfg_1 = CONFIG_SYS_DDR2_CFG_1B;
|
||||
ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1B;
|
||||
asm ("sync; isync");
|
||||
|
||||
udelay (500);
|
||||
|
|
|
@ -56,7 +56,7 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
|
|||
out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
|
||||
out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
|
||||
out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
|
||||
out_be32(&ddr->sdram_mode_1, regs->ddr_sdram_mode);
|
||||
out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
|
||||
out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
|
||||
out_be32(&ddr->sdram_mode_cntl, regs->ddr_sdram_md_cntl);
|
||||
out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
|
||||
|
@ -74,7 +74,7 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
|
|||
udelay(200);
|
||||
asm volatile("sync;isync");
|
||||
|
||||
out_be32(&ddr->sdram_cfg_1, regs->ddr_sdram_cfg);
|
||||
out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
|
||||
|
||||
/*
|
||||
* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done
|
||||
|
|
|
@ -114,9 +114,9 @@ typedef struct ccsr_ddr {
|
|||
uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
|
||||
uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
|
||||
uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
|
||||
uint sdram_cfg_1; /* 0x2110 - DDR SDRAM Control Configuration 1 */
|
||||
uint sdram_cfg; /* 0x2110 - DDR SDRAM Control Configuration 1 */
|
||||
uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
|
||||
uint sdram_mode_1; /* 0x2118 - DDR SDRAM Mode Configuration 1 */
|
||||
uint sdram_mode; /* 0x2118 - DDR SDRAM Mode Configuration 1 */
|
||||
uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2 */
|
||||
uint sdram_mode_cntl; /* 0x2120 - DDR SDRAM Mode Control */
|
||||
uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
|
||||
|
|
Loading…
Reference in New Issue