move L2 cache enable/disable function to cache.c in the omap3 SoC directory
Signed-off-by: HeungJun, Kim <riverful.kim@samsung.com> CC: Dirk Behme <dirk.behme@googlemail.com> Signed-off-by: Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
This commit is contained in:
parent
d583ef5147
commit
06e758e75c
|
@ -33,12 +33,8 @@
|
||||||
|
|
||||||
#include <common.h>
|
#include <common.h>
|
||||||
#include <command.h>
|
#include <command.h>
|
||||||
#include <asm/arch/sys_proto.h>
|
|
||||||
#include <asm/system.h>
|
#include <asm/system.h>
|
||||||
|
#include <asm/cache.h>
|
||||||
#ifndef CONFIG_L2_OFF
|
|
||||||
void l2cache_disable(void);
|
|
||||||
#endif
|
|
||||||
|
|
||||||
static void cache_flush(void);
|
static void cache_flush(void);
|
||||||
|
|
||||||
|
@ -63,7 +59,7 @@ int cleanup_before_linux(void)
|
||||||
|
|
||||||
#ifndef CONFIG_L2_OFF
|
#ifndef CONFIG_L2_OFF
|
||||||
/* turn off L2 cache */
|
/* turn off L2 cache */
|
||||||
l2cache_disable();
|
l2_cache_disable();
|
||||||
/* invalidate L2 cache also */
|
/* invalidate L2 cache also */
|
||||||
v7_flush_dcache_all(get_device_type());
|
v7_flush_dcache_all(get_device_type());
|
||||||
#endif
|
#endif
|
||||||
|
@ -72,72 +68,14 @@ int cleanup_before_linux(void)
|
||||||
asm("mcr p15, 0, %0, c7, c10, 4": :"r"(i));
|
asm("mcr p15, 0, %0, c7, c10, 4": :"r"(i));
|
||||||
|
|
||||||
#ifndef CONFIG_L2_OFF
|
#ifndef CONFIG_L2_OFF
|
||||||
l2cache_enable();
|
l2_cache_enable();
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
void l2cache_enable()
|
|
||||||
{
|
|
||||||
unsigned long i;
|
|
||||||
volatile unsigned int j;
|
|
||||||
|
|
||||||
/* ES2 onwards we can disable/enable L2 ourselves */
|
|
||||||
if (get_cpu_rev() >= CPU_3XX_ES20) {
|
|
||||||
__asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
|
|
||||||
__asm__ __volatile__("orr %0, %0, #0x2":"=r"(i));
|
|
||||||
__asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
|
|
||||||
} else {
|
|
||||||
/* Save r0, r12 and restore them after usage */
|
|
||||||
__asm__ __volatile__("mov %0, r12":"=r"(j));
|
|
||||||
__asm__ __volatile__("mov %0, r0":"=r"(i));
|
|
||||||
|
|
||||||
/*
|
|
||||||
* GP Device ROM code API usage here
|
|
||||||
* r12 = AUXCR Write function and r0 value
|
|
||||||
*/
|
|
||||||
__asm__ __volatile__("mov r12, #0x3");
|
|
||||||
__asm__ __volatile__("mrc p15, 0, r0, c1, c0, 1");
|
|
||||||
__asm__ __volatile__("orr r0, r0, #0x2");
|
|
||||||
/* SMI instruction to call ROM Code API */
|
|
||||||
__asm__ __volatile__(".word 0xE1600070");
|
|
||||||
__asm__ __volatile__("mov r0, %0":"=r"(i));
|
|
||||||
__asm__ __volatile__("mov r12, %0":"=r"(j));
|
|
||||||
}
|
|
||||||
|
|
||||||
}
|
|
||||||
|
|
||||||
void l2cache_disable()
|
|
||||||
{
|
|
||||||
unsigned long i;
|
|
||||||
volatile unsigned int j;
|
|
||||||
|
|
||||||
/* ES2 onwards we can disable/enable L2 ourselves */
|
|
||||||
if (get_cpu_rev() >= CPU_3XX_ES20) {
|
|
||||||
__asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
|
|
||||||
__asm__ __volatile__("bic %0, %0, #0x2":"=r"(i));
|
|
||||||
__asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
|
|
||||||
} else {
|
|
||||||
/* Save r0, r12 and restore them after usage */
|
|
||||||
__asm__ __volatile__("mov %0, r12":"=r"(j));
|
|
||||||
__asm__ __volatile__("mov %0, r0":"=r"(i));
|
|
||||||
|
|
||||||
/*
|
|
||||||
* GP Device ROM code API usage here
|
|
||||||
* r12 = AUXCR Write function and r0 value
|
|
||||||
*/
|
|
||||||
__asm__ __volatile__("mov r12, #0x3");
|
|
||||||
__asm__ __volatile__("mrc p15, 0, r0, c1, c0, 1");
|
|
||||||
__asm__ __volatile__("bic r0, r0, #0x2");
|
|
||||||
/* SMI instruction to call ROM Code API */
|
|
||||||
__asm__ __volatile__(".word 0xE1600070");
|
|
||||||
__asm__ __volatile__("mov r0, %0":"=r"(i));
|
|
||||||
__asm__ __volatile__("mov r12, %0":"=r"(j));
|
|
||||||
}
|
|
||||||
}
|
|
||||||
|
|
||||||
static void cache_flush(void)
|
static void cache_flush(void)
|
||||||
{
|
{
|
||||||
asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (0));
|
asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (0));
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|
|
@ -28,6 +28,7 @@ LIB = $(obj)lib$(SOC).a
|
||||||
SOBJS := lowlevel_init.o
|
SOBJS := lowlevel_init.o
|
||||||
|
|
||||||
COBJS += board.o
|
COBJS += board.o
|
||||||
|
COBJS += cache.o
|
||||||
COBJS += clock.o
|
COBJS += clock.o
|
||||||
COBJS += gpio.o
|
COBJS += gpio.o
|
||||||
COBJS += mem.o
|
COBJS += mem.o
|
||||||
|
|
|
@ -36,6 +36,7 @@
|
||||||
#include <asm/io.h>
|
#include <asm/io.h>
|
||||||
#include <asm/arch/sys_proto.h>
|
#include <asm/arch/sys_proto.h>
|
||||||
#include <asm/arch/mem.h>
|
#include <asm/arch/mem.h>
|
||||||
|
#include <asm/cache.h>
|
||||||
|
|
||||||
extern omap3_sysinfo sysinfo;
|
extern omap3_sysinfo sysinfo;
|
||||||
|
|
||||||
|
@ -206,9 +207,9 @@ void s_init(void)
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
#ifdef CONFIG_L2_OFF
|
#ifdef CONFIG_L2_OFF
|
||||||
l2cache_disable();
|
l2_cache_disable();
|
||||||
#else
|
#else
|
||||||
l2cache_enable();
|
l2_cache_enable();
|
||||||
#endif
|
#endif
|
||||||
/*
|
/*
|
||||||
* Writing to AuxCR in U-boot using SMI for GP DEV
|
* Writing to AuxCR in U-boot using SMI for GP DEV
|
||||||
|
|
|
@ -0,0 +1,96 @@
|
||||||
|
/*
|
||||||
|
* (C) Copyright 2008 Texas Insturments
|
||||||
|
*
|
||||||
|
* (C) Copyright 2002
|
||||||
|
* Sysgo Real-Time Solutions, GmbH <www.elinos.com>
|
||||||
|
* Marius Groeger <mgroeger@sysgo.de>
|
||||||
|
*
|
||||||
|
* (C) Copyright 2002
|
||||||
|
* Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
|
||||||
|
*
|
||||||
|
* See file CREDITS for list of people who contributed to this
|
||||||
|
* project.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or
|
||||||
|
* modify it under the terms of the GNU General Public License as
|
||||||
|
* published by the Free Software Foundation; either version 2 of
|
||||||
|
* the License, or (at your option) any later version.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
||||||
|
* MA 02111-1307 USA
|
||||||
|
*/
|
||||||
|
|
||||||
|
/*
|
||||||
|
* omap3 L2 cache code
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <common.h>
|
||||||
|
#include <asm/arch/sys_proto.h>
|
||||||
|
#include <asm/cache.h>
|
||||||
|
|
||||||
|
void l2_cache_enable(void)
|
||||||
|
{
|
||||||
|
unsigned long i;
|
||||||
|
volatile unsigned int j;
|
||||||
|
|
||||||
|
/* ES2 onwards we can disable/enable L2 ourselves */
|
||||||
|
if (get_cpu_rev() >= CPU_3XX_ES20) {
|
||||||
|
__asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
|
||||||
|
__asm__ __volatile__("orr %0, %0, #0x2":"=r"(i));
|
||||||
|
__asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
|
||||||
|
} else {
|
||||||
|
/* Save r0, r12 and restore them after usage */
|
||||||
|
__asm__ __volatile__("mov %0, r12":"=r"(j));
|
||||||
|
__asm__ __volatile__("mov %0, r0":"=r"(i));
|
||||||
|
|
||||||
|
/*
|
||||||
|
* GP Device ROM code API usage here
|
||||||
|
* r12 = AUXCR Write function and r0 value
|
||||||
|
*/
|
||||||
|
__asm__ __volatile__("mov r12, #0x3");
|
||||||
|
__asm__ __volatile__("mrc p15, 0, r0, c1, c0, 1");
|
||||||
|
__asm__ __volatile__("orr r0, r0, #0x2");
|
||||||
|
/* SMI instruction to call ROM Code API */
|
||||||
|
__asm__ __volatile__(".word 0xE1600070");
|
||||||
|
__asm__ __volatile__("mov r0, %0":"=r"(i));
|
||||||
|
__asm__ __volatile__("mov r12, %0":"=r"(j));
|
||||||
|
}
|
||||||
|
|
||||||
|
}
|
||||||
|
|
||||||
|
void l2_cache_disable(void)
|
||||||
|
{
|
||||||
|
unsigned long i;
|
||||||
|
volatile unsigned int j;
|
||||||
|
|
||||||
|
/* ES2 onwards we can disable/enable L2 ourselves */
|
||||||
|
if (get_cpu_rev() >= CPU_3XX_ES20) {
|
||||||
|
__asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
|
||||||
|
__asm__ __volatile__("bic %0, %0, #0x2":"=r"(i));
|
||||||
|
__asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
|
||||||
|
} else {
|
||||||
|
/* Save r0, r12 and restore them after usage */
|
||||||
|
__asm__ __volatile__("mov %0, r12":"=r"(j));
|
||||||
|
__asm__ __volatile__("mov %0, r0":"=r"(i));
|
||||||
|
|
||||||
|
/*
|
||||||
|
* GP Device ROM code API usage here
|
||||||
|
* r12 = AUXCR Write function and r0 value
|
||||||
|
*/
|
||||||
|
__asm__ __volatile__("mov r12, #0x3");
|
||||||
|
__asm__ __volatile__("mrc p15, 0, r0, c1, c0, 1");
|
||||||
|
__asm__ __volatile__("bic r0, r0, #0x2");
|
||||||
|
/* SMI instruction to call ROM Code API */
|
||||||
|
__asm__ __volatile__(".word 0xE1600070");
|
||||||
|
__asm__ __volatile__("mov r0, %0":"=r"(i));
|
||||||
|
__asm__ __volatile__("mov r12, %0":"=r"(j));
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
|
@ -38,4 +38,8 @@ static inline void invalidate_l2_cache(void)
|
||||||
: : "r" (val) : "cc");
|
: : "r" (val) : "cc");
|
||||||
isb();
|
isb();
|
||||||
}
|
}
|
||||||
|
|
||||||
|
void l2_cache_enable(void);
|
||||||
|
void l2_cache_disable(void);
|
||||||
|
|
||||||
#endif /* _ASM_CACHE_H */
|
#endif /* _ASM_CACHE_H */
|
||||||
|
|
Loading…
Reference in New Issue