377 lines
7.2 KiB
Plaintext
377 lines
7.2 KiB
Plaintext
|
// SPDX-License-Identifier: GPL-2.0
|
||
|
#include <dt-bindings/clock/ingenic,tcu.h>
|
||
|
#include <dt-bindings/clock/ingenic,x1830-cgu.h>
|
||
|
#include <dt-bindings/dma/x1830-dma.h>
|
||
|
|
||
|
/ {
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <1>;
|
||
|
compatible = "ingenic,x1830";
|
||
|
|
||
|
cpus {
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
|
||
|
cpu0: cpu@0 {
|
||
|
device_type = "cpu";
|
||
|
compatible = "ingenic,xburst-fpu2.0-mxu2.0";
|
||
|
reg = <0>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_CPU>;
|
||
|
clock-names = "cpu";
|
||
|
};
|
||
|
};
|
||
|
|
||
|
cpuintc: interrupt-controller {
|
||
|
#address-cells = <0>;
|
||
|
#interrupt-cells = <1>;
|
||
|
interrupt-controller;
|
||
|
compatible = "mti,cpu-interrupt-controller";
|
||
|
};
|
||
|
|
||
|
intc: interrupt-controller@10001000 {
|
||
|
compatible = "ingenic,x1830-intc", "ingenic,jz4780-intc";
|
||
|
reg = <0x10001000 0x50>;
|
||
|
|
||
|
interrupt-controller;
|
||
|
#interrupt-cells = <1>;
|
||
|
|
||
|
interrupt-parent = <&cpuintc>;
|
||
|
interrupts = <2>;
|
||
|
};
|
||
|
|
||
|
exclk: ext {
|
||
|
compatible = "fixed-clock";
|
||
|
#clock-cells = <0>;
|
||
|
};
|
||
|
|
||
|
rtclk: rtc {
|
||
|
compatible = "fixed-clock";
|
||
|
#clock-cells = <0>;
|
||
|
clock-frequency = <32768>;
|
||
|
};
|
||
|
|
||
|
cgu: x1830-cgu@10000000 {
|
||
|
compatible = "ingenic,x1830-cgu", "simple-mfd";
|
||
|
reg = <0x10000000 0x100>;
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <1>;
|
||
|
ranges = <0x0 0x10000000 0x100>;
|
||
|
|
||
|
#clock-cells = <1>;
|
||
|
|
||
|
clocks = <&exclk>, <&rtclk>;
|
||
|
clock-names = "ext", "rtc";
|
||
|
|
||
|
otg_phy: usb-phy@3c {
|
||
|
compatible = "ingenic,x1830-phy";
|
||
|
reg = <0x3c 0x10>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_OTGPHY>;
|
||
|
|
||
|
#phy-cells = <0>;
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
mac_phy_ctrl: mac-phy-ctrl@e8 {
|
||
|
compatible = "syscon";
|
||
|
reg = <0xe8 0x4>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
ost: timer@12000000 {
|
||
|
compatible = "ingenic,x1830-ost", "ingenic,x1000-ost";
|
||
|
reg = <0x12000000 0x3c>;
|
||
|
|
||
|
#clock-cells = <1>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_OST>;
|
||
|
clock-names = "ost";
|
||
|
|
||
|
interrupt-parent = <&cpuintc>;
|
||
|
interrupts = <4>;
|
||
|
};
|
||
|
|
||
|
tcu: timer@10002000 {
|
||
|
compatible = "ingenic,x1830-tcu", "ingenic,x1000-tcu", "simple-mfd";
|
||
|
reg = <0x10002000 0x1000>;
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <1>;
|
||
|
ranges = <0x0 0x10002000 0x1000>;
|
||
|
|
||
|
#clock-cells = <1>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_RTCLK>,
|
||
|
<&cgu X1830_CLK_EXCLK>,
|
||
|
<&cgu X1830_CLK_PCLK>;
|
||
|
clock-names = "rtc", "ext", "pclk";
|
||
|
|
||
|
interrupt-controller;
|
||
|
#interrupt-cells = <1>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <27 26 25>;
|
||
|
|
||
|
wdt: watchdog@0 {
|
||
|
compatible = "ingenic,x1830-watchdog", "ingenic,jz4780-watchdog";
|
||
|
reg = <0x0 0x10>;
|
||
|
|
||
|
clocks = <&tcu TCU_CLK_WDT>;
|
||
|
clock-names = "wdt";
|
||
|
};
|
||
|
};
|
||
|
|
||
|
rtc: rtc@10003000 {
|
||
|
compatible = "ingenic,x1830-rtc", "ingenic,jz4780-rtc";
|
||
|
reg = <0x10003000 0x4c>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <32>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_RTCLK>;
|
||
|
clock-names = "rtc";
|
||
|
};
|
||
|
|
||
|
pinctrl: pin-controller@10010000 {
|
||
|
compatible = "ingenic,x1830-pinctrl";
|
||
|
reg = <0x10010000 0x800>;
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
|
||
|
gpa: gpio@0 {
|
||
|
compatible = "ingenic,x1830-gpio";
|
||
|
reg = <0>;
|
||
|
|
||
|
gpio-controller;
|
||
|
gpio-ranges = <&pinctrl 0 0 32>;
|
||
|
#gpio-cells = <2>;
|
||
|
|
||
|
interrupt-controller;
|
||
|
#interrupt-cells = <2>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <17>;
|
||
|
};
|
||
|
|
||
|
gpb: gpio@1 {
|
||
|
compatible = "ingenic,x1830-gpio";
|
||
|
reg = <1>;
|
||
|
|
||
|
gpio-controller;
|
||
|
gpio-ranges = <&pinctrl 0 32 32>;
|
||
|
#gpio-cells = <2>;
|
||
|
|
||
|
interrupt-controller;
|
||
|
#interrupt-cells = <2>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <16>;
|
||
|
};
|
||
|
|
||
|
gpc: gpio@2 {
|
||
|
compatible = "ingenic,x1830-gpio";
|
||
|
reg = <2>;
|
||
|
|
||
|
gpio-controller;
|
||
|
gpio-ranges = <&pinctrl 0 64 32>;
|
||
|
#gpio-cells = <2>;
|
||
|
|
||
|
interrupt-controller;
|
||
|
#interrupt-cells = <2>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <15>;
|
||
|
};
|
||
|
|
||
|
gpd: gpio@3 {
|
||
|
compatible = "ingenic,x1830-gpio";
|
||
|
reg = <3>;
|
||
|
|
||
|
gpio-controller;
|
||
|
gpio-ranges = <&pinctrl 0 96 32>;
|
||
|
#gpio-cells = <2>;
|
||
|
|
||
|
interrupt-controller;
|
||
|
#interrupt-cells = <2>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <14>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
uart0: serial@10030000 {
|
||
|
compatible = "ingenic,x1830-uart", "ingenic,x1000-uart";
|
||
|
reg = <0x10030000 0x100>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <51>;
|
||
|
|
||
|
clocks = <&exclk>, <&cgu X1830_CLK_UART0>;
|
||
|
clock-names = "baud", "module";
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
uart1: serial@10031000 {
|
||
|
compatible = "ingenic,x1830-uart", "ingenic,x1000-uart";
|
||
|
reg = <0x10031000 0x100>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <50>;
|
||
|
|
||
|
clocks = <&exclk>, <&cgu X1830_CLK_UART1>;
|
||
|
clock-names = "baud", "module";
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
i2c0: i2c-controller@10050000 {
|
||
|
compatible = "ingenic,x1830-i2c", "ingenic,x1000-i2c";
|
||
|
reg = <0x10050000 0x1000>;
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <60>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_SMB0>;
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
i2c1: i2c-controller@10051000 {
|
||
|
compatible = "ingenic,x1830-i2c", "ingenic,x1000-i2c";
|
||
|
reg = <0x10051000 0x1000>;
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <59>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_SMB1>;
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
i2c2: i2c-controller@10052000 {
|
||
|
compatible = "ingenic,x1830-i2c", "ingenic,x1000-i2c";
|
||
|
reg = <0x10052000 0x1000>;
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <58>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_SMB2>;
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
dtrng: trng@10072000 {
|
||
|
compatible = "ingenic,x1830-dtrng";
|
||
|
reg = <0x10072000 0xc>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_DTRNG>;
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
pdma: dma-controller@13420000 {
|
||
|
compatible = "ingenic,x1830-dma";
|
||
|
reg = <0x13420000 0x400>, <0x13421000 0x40>;
|
||
|
#dma-cells = <2>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <10>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_PDMA>;
|
||
|
};
|
||
|
|
||
|
msc0: mmc@13450000 {
|
||
|
compatible = "ingenic,x1830-mmc", "ingenic,x1000-mmc";
|
||
|
reg = <0x13450000 0x1000>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <37>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_MSC0>;
|
||
|
clock-names = "mmc";
|
||
|
|
||
|
cap-sd-highspeed;
|
||
|
cap-mmc-highspeed;
|
||
|
cap-sdio-irq;
|
||
|
|
||
|
dmas = <&pdma X1830_DMA_MSC0_RX 0xffffffff>,
|
||
|
<&pdma X1830_DMA_MSC0_TX 0xffffffff>;
|
||
|
dma-names = "rx", "tx";
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
msc1: mmc@13460000 {
|
||
|
compatible = "ingenic,x1830-mmc", "ingenic,x1000-mmc";
|
||
|
reg = <0x13460000 0x1000>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <36>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_MSC1>;
|
||
|
clock-names = "mmc";
|
||
|
|
||
|
cap-sd-highspeed;
|
||
|
cap-mmc-highspeed;
|
||
|
cap-sdio-irq;
|
||
|
|
||
|
dmas = <&pdma X1830_DMA_MSC1_RX 0xffffffff>,
|
||
|
<&pdma X1830_DMA_MSC1_TX 0xffffffff>;
|
||
|
dma-names = "rx", "tx";
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
mac: ethernet@134b0000 {
|
||
|
compatible = "ingenic,x1830-mac", "snps,dwmac";
|
||
|
reg = <0x134b0000 0x2000>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <55>;
|
||
|
interrupt-names = "macirq";
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_MAC>;
|
||
|
clock-names = "stmmaceth";
|
||
|
|
||
|
mode-reg = <&mac_phy_ctrl>;
|
||
|
|
||
|
status = "disabled";
|
||
|
|
||
|
mdio: mdio {
|
||
|
compatible = "snps,dwmac-mdio";
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
};
|
||
|
|
||
|
otg: usb@13500000 {
|
||
|
compatible = "ingenic,x1830-otg", "snps,dwc2";
|
||
|
reg = <0x13500000 0x40000>;
|
||
|
|
||
|
interrupt-parent = <&intc>;
|
||
|
interrupts = <21>;
|
||
|
|
||
|
clocks = <&cgu X1830_CLK_OTG>;
|
||
|
clock-names = "otg";
|
||
|
|
||
|
phys = <&otg_phy>;
|
||
|
phy-names = "usb2-phy";
|
||
|
|
||
|
g-rx-fifo-size = <768>;
|
||
|
g-np-tx-fifo-size = <256>;
|
||
|
g-tx-fifo-size = <256 256 256 256 256 256 256 512>;
|
||
|
|
||
|
status = "disabled";
|
||
|
};
|
||
|
};
|